74HC590N Datasheet(PDF)

您所在的位置:网站首页 74hc590中文资料 74HC590N Datasheet(PDF)

74HC590N Datasheet(PDF)

2024-07-17 15:55| 来源: 网络整理| 查看: 265

General descriptionThe 74HC590 is a high-speed Si-gate CMOS device and is pin compatible with Low power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard no. 7A.The 74HC590 is an 8-bit binary counter with a storage register and 3-state outputs. The storage register has parallel (Q0 to Q7) outputs. The binary counter features a master reset counter (MRC) and count enable (CE) inputs. The counter and storage register have separate positive edge triggered clock (CPC and CPR) inputs. If both clocks are connected together, the counter state always is one count ahead of the register. Internal circuitry prevents clocking from the clock enable. A ripple carry output (RCO) is provided for cascading. Cascading is accomplished by connecting RCO of the first stage to CE of the second stage. Cascading for larger count chains can be accomplished by connecting RCO of each stage to the counter clock (CPC) input of the following stage. If both clocks are connected together, the counter state always is one count ahead of the register.

Features■ Counter and register have independent clock inputs■ Counter has master reset■ Complies with JEDEC standard no. 7A■ Multiple package options■ ESD protection:   ◆ HBM JESD22-A114E exceeds 2000 V   ◆ MM JESD22-A115-A exceeds 200 V   ◆ CDM JESD22-C101C exceeds 2000 V■ Specified from −40 °C to +85 °C and from −40 °C to +125 °C



【本文地址】


今日新闻


推荐新闻


    CopyRight 2018-2019 办公设备维修网 版权所有 豫ICP备15022753号-3